

# DEPARTMENT OF INFORMATION SYSTEMS AND COMPUTER SCIENCE



## Finite State Machines

Theory, Design, Implementation, and Optimization

#### **State Machines**

- Everything in the world is a state machine:
  - has state
  - has observable outputs
  - has inputs that affect state and outputs
- Computers are programmable state machines.
  - They can perform a desired computational task.

















## **A Little Theory**

- ► A Finite State Machine (FSM) has:
- ►K states,  $S = \{s_1, s_2, ..., s_K\}$ , initial state  $s_{init}$
- ► N inputs,  $I = \{i_1, i_2, ..., i_N\}$
- ► M outputs,  $O = \{o_1, o_2, ..., o_M\}$
- ► Transition function T(S, I) mapping each current state and input to a next state.
- **▶Output function O(S) mapping each current state to** an output.
- Given a sequence of inputs, the FSM produces a sequence of outputs which is dependent on sinit, **T(S, I)** and **O(S)**.







## **FSM Representations**

#### State Transition Graph

- · states -> circles
- transitions -> arcs
- outputs -> underlined

#### Initial state



*t t+1 t+2* 

Inputs: 0 1 0

Outputs: 00

#### State Transition Table



#### Implementation: Synchronous FSM

- State is stored in FF's.
- Current State and Current Inputs produce Next State and Current Output.
- Machine changes state on clock tick:
  - At clk edge, D gets copied to Q so next state becomes current state.
  - ► Current outputs and next state are recomputed based on current inputs.
  - No combinational cycles.
- CL can be a ROM:
  - ► Transition and Output Tables can be placed in a truth table.
  - ► Size depends on # of states.









## Simple Example: n-bit Counter

- States: 2<sup>n</sup> states (one for each no.)
  - Encoded as n-bit binary no., stored in reg's Q.
- Inputs: none, Outputs: n bits
- T(S) = Q+1
  - Implemented as a +1 combinational circuit.
- PO(S) = Q
  - Output simply taken from register output Q.













#### n-bit Counter w/ EN and CLR

- ► States and O(S) same as before.
- Inputs: 2 bits: EN and CLR
- Mark arcs with condition for arc.
- For each state, all possible input combinations must be covered!











#### n-bit Counter w/ EN and CLR

IMPORTANT: You also need to make sure that for each state, there is no input that satisfies more than one transition!

What if you removed !CLR from the EN(!CLR) transition in s1?











## Another Example: Parity Machine

Design an FSM that outputs a 1 if and only if the number of 1's in the input sequence is odd.











## State Encoding



- State Encoding: Choose a <u>unique</u> binary code for each s<sub>i</sub> so the combinational logic (implementation) can be specified.
  - ► Can choose  $s_e = 0$  and  $s_o = 1$
  - ►Or, can also choose s<sub>e</sub> = 1 and s<sub>o</sub> = 0
  - Note: encoding can be arbitrary.







#### **Encoding may affect implementation!**

Choose 
$$s_e = 0$$
 and  $s_o = 1$ 

Choose 
$$s_e = 1$$
 and  $s_o = 0$ 









#### Observations

- ►Number of bits required to encode K states is log₂ K (amount of information).
- ► Encoding states results in combinational logic specifications for T(Q, I) and O(Q).
- Choice of encoding affects complexity of logic implementation.
  - ► How does one find the optimum state encoding?
    - ▶ This is a hard problem, but it's not for CS152.
    - Sometimes, encoding is "natural", e.g., counters, numbers, etc. If so, it's easier to use it to ease thinking. Otherwise, arbitrary encoding will do.







## FSM Design

- Understand the Problem
- Identify States, Inputs, Outputs
- Draw State Transition Diagram
- Reduce Redundant States
- Choose State Encoding
- Implement Logic







## Tips on Identifying States

- Ask "What does the FSM need to remember?" Sometimes, answer is obvious.
  - Count in counters, odd/even in parity, empty/full bathroom, amount of money received/contained, etc.
- In general, look for "modes" where we get different behavior for the same input.
  - Give a hungry lion a big zebra, he'll eat it. Give it another zebra right after, and he won't. Ergo: Lion has (at least) 2 states -- hungry & full.
- ► *Usually*, different <u>outputs</u> means different states.
  - Light bulb has 2 states: OFF and ON
  - ▶ True for *Moore* machines.
  - Not true for *Mealy* machines, where outputs depend on inputs directly.











## Design Example: The CS152 Coke Vending Machine

- Coke costs \$.15 (roughly P7.50)
- ▶ No, we are NOT going to argue about cost.
- Only nickels and dimes accepted.
- ▶ Yes, you have nickels and dimes with you.
- **FSM** inputs:
  - N: Nickel
  - D: Dime
  - ►nothing (~N•~D)
- **FSM** outputs:
- **C**: Drop a coke
- **R5**: Return \$.05









## First Step: Identifying States

- "What does the FSM need to remember?"
- How many different modes are there?
- What is the output at each state?







- Initially, there is no money in the vending machine.
- The machine only needs to remember how much was put in before and when it has enough to release a can of Coke.
- You do not care how much money previous buyers have put in the vending machine so far, you just need to know if you have already put in enough to get a can of Coke, and if you need change.











<u>C,R5</u>







- Be sure to cover all input possibilities, but don't allow any input combination to point at more than one transition.
  - ▶ Remember to use \* to indicate "everything else".
    - Assumed to stay in same state if not drawn.
  - ► We assume N and D never on at same time better to make an error state for ND, and convert N to N(!D) and D to (!N)D?
- ▶ Here, if no input, *stay* in the same state.









- ► What happens after Coke is given?
- Need to go back to receiving state?
- The current diagram ignores inputs during the cycle that "outputs" or gives Coke! (How do we fix this?)









Fix: go to the appropriate state directly!









#### **Moore Machines**

- Output O is a function of the current state Q only.
  - This is what we have been using so far.



### Mealy Machines

 Current output O is a function of both the current state Q and input I.



- Possibility of different outputs for current state.
- · Output can change sooner.

cur cur next cur state input state output 0 0 se Se 1 SO Se 0 SO SO 1 se SO

## Mealy Coke Machine

► Uses fewer states and also makes it easier to fix give-Coke-then-reset problem.









## Mealy Machines

- In general, Mealy is more expressive.
- ► More functionality for less states.
- But dangerous!
- Combinational path from I to O!
- Output vulnerable to glitches caused by input changes.
  - Sensitive to hazards, bad for things like traffic lights!
- Can form cycles if FSMs are chained together!
  - What if output of one is input of another?









## Synchronous Mealy Machines

- Putting a reg on output helps, but delays output.
- ▶ This causes the same issue found in Moore machines.
- Have to wait for the cycle after input is given to see a change in the output.





#### Another Design Example: Password Lock

- ► Inputs:
  - digits 0 to 9
  - T (timer stopped): asserted 10 secs. after timer starts
- Outputs:
  - U: unlock door, start timer
- Behavior:
  - If the *last 5 digits* seen equals "12123", unlock and start timer.
  - When timer stops, lock again.
    - Better get out quickly!









#### **Password Lock**

 State Transition Diagram (let's try it on our own first!)

#### (Note: Assume for now no transitions if there are no inputs pressed)



#### **Password Lock**

This now works

Fixed State Transition Diagram



#### Password Lock

Fixed State Transition Diagram

s1 = seen nothing

►s3 = seen "12"

▶s4 = seen "121"

►s5 = seen "1212"

►s6 = seen "12123", unlock until T









## FSM Equivalence

Are these two FSMs equivalent?











#### **Equivalence and Minimization**

- Two FSMs are equivalent if and only if every input sequence yields identical output sequences.
- Goal: Given an FSM, find the simplest equivalent FSM with a minimum number of states.
  - ► Two states s₁ and s₂ in an FSM are equivalent if and only if each input sequence beginning from s₁ yields an output sequence identical to that obtained by starting from s₂.







## **Example Minimization**



| Current | Nex        | t State     | Output |
|---------|------------|-------------|--------|
| State   | <b>I=0</b> | <b>I</b> =1 |        |
| s1      | s1         | s2          | 0      |
| s2      | <b>s</b> 3 | s1          | 1      |
| s3      | <b>s4</b>  | s1          | 1      |
| s4      | <b>s4</b>  | s1          | 1      |
|         |            |             |        |

for same input, same next state, same output -> equivalent!







## **Example Minimization**



| Current | Nex        | ct Sta      | te Out | Output |  |
|---------|------------|-------------|--------|--------|--|
| State   | <b>I=0</b> | <b>I</b> =1 |        |        |  |
| s1      | s1         | s2          | 0      |        |  |
| s2      | s3         | s1          | 1      |        |  |
| s3      | s3         | s1          | 1      |        |  |

for same input,
same next state,
same output
-> equivalent!







## **Example Minimization**



Current Next State Output

State I=0 I=1

s1 s1 s2 0 for same input,
s2 s1 1 diff. next state,
diff. output
-> NOT equivalent!



#### **FSM Minimization**

- Look at each pair of states  $(s_1, s_2)$  in the FSM.
- ► If  $s_1$  produces different outputs from  $s_2$ , mark them non-equivalent.
- For each state pair (s₁, s₂) not yet marked, and for each input i, find state pair (T(s₁, i), T(s₂, i)).
- ►If (T(s₁, i), T(s₂, i)) are marked non-equivalent for any i, mark (s₁, s₂) non-equivalent.
- Iterate until no more marking is possible.
- Unmarked state pairs are equivalent, simplify FSM accordingly.











- Mark X if different output.
- If same output, write next state pairs depending input.
- If state pairs are not equiv.,
   mark X.
- Do from top to bottom, left to right.





- Mark X if different output.
- If same output, write next state pairs depending input.
- If state pairs are not equiv.,
   mark X.
- Do from top to bottom, left to right.





- Mark X if different output.
- If same output, write next state pairs depending input.
- If state pairs are not equiv.,
   mark X.
- Do from top to bottom, left to right.





- Mark X if different output.
- If same output, write next state pairs depending input.
- If state pairs are not equiv., mark X.
- Do from top to bottom,
   left to right.

### **Another Example**

